FPGA-based optimal robust minimal-order controller structure of a DC–DC converter with Pareto front solution. (October 2016)
- Record Type:
- Journal Article
- Title:
- FPGA-based optimal robust minimal-order controller structure of a DC–DC converter with Pareto front solution. (October 2016)
- Main Title:
- FPGA-based optimal robust minimal-order controller structure of a DC–DC converter with Pareto front solution
- Authors:
- Sadek, Uroš
Sarjaš, Andrej
Chowdhury, Amor
Svečko, Rajko - Abstract:
- Abstract: This paper presents multi-objective optimization-based robust controller design of a DC–DC boost converter, controlled with FPGA (Field Programmable Gate Array). The main aim of the proposed design technique is to obtain a fixed and low-order robust controller which is reliable and easy to implement on a low-cost real-time digital system. The improved proposed control design method with direct closed-loop pole position assessment using metric L 2, is based on robust optimal regional closed-loop pole assignment technique. The optimal solution has been obtained using multi-objective Pareto front search genetic algorithm. This paper also presents simulated and practical experimental results with implemented optimized robust controller on FPGA, controlling the DC–DC boost converter. For the sake of comparison with the proposed controller design method, an additional auto-tuned PID controller has been designed along with robust controllers based on mixed sensitivity loop-shaping method. Highlights: FPGA control of a DC–DC boost converter using a low-cost FPGA device. Robust fixed low-order controller structure design for a low-cost devices. A design based on a multi-objective genetic algorithm and Pareto front solutions. Improved method compared to the loop-shaping robust controller design method. Resulting controllers are tested on a real system of a DC-DC converter with FPGA.
- Is Part Of:
- Control engineering practice. Volume 55(2016)
- Journal:
- Control engineering practice
- Issue:
- Volume 55(2016)
- Issue Display:
- Volume 55, Issue 2016 (2016)
- Year:
- 2016
- Volume:
- 55
- Issue:
- 2016
- Issue Sort Value:
- 2016-0055-2016-0000
- Page Start:
- 149
- Page End:
- 161
- Publication Date:
- 2016-10
- Subjects:
- FPGA -- DC–DC converter -- multi-objective optimization -- ℌ∞ robust control
Automatic control -- Periodicals
629.89 - Journal URLs:
- http://www.sciencedirect.com/science/journal/09670661 ↗
http://www.elsevier.com/journals ↗ - DOI:
- 10.1016/j.conengprac.2016.06.016 ↗
- Languages:
- English
- ISSNs:
- 0967-0661
- Deposit Type:
- Legaldeposit
- View Content:
- Available online (eLD content is only available in our Reading Rooms) ↗
- Physical Locations:
- British Library DSC - 3462.020000
British Library DSC - BLDSS-3PM
British Library HMNTS - ELD Digital store - Ingest File:
- 369.xml