Energy‐efficient VLSI implementation of multipliers with double LSB operands. Issue 6 (6th September 2019)
- Record Type:
- Journal Article
- Title:
- Energy‐efficient VLSI implementation of multipliers with double LSB operands. Issue 6 (6th September 2019)
- Main Title:
- Energy‐efficient VLSI implementation of multipliers with double LSB operands
- Authors:
- Leon, Vasileios
Xydis, Sotirios
Soudris, Dimitrios
Pekmestzi, Kiamal - Abstract:
- Abstract : Multiplication is an arithmetic operation that has a significant impact on the performance of various real‐life applications, such as digital signal processing, image processing and computer vision. In this study, targeting to exploit the efficiency of alternative number representation formats, the authors propose an energy‐efficient scheme for multiplying 2's‐complement binary numbers with two least significant bits (LSBs). The double‐LSB (DLSB) arithmetic delivers several benefits, such as the symmetric representation range, the number negation performed only by bitwise inversion, and the facilitation of the rounding process in the results of floating point architectures. The hardware overhead of the proposed circuit, when implemented at 45 nm, is negligible in comparison with the conventional Modified Booth multiplier for the ordinary 2's‐complement numbers (3.1% area and 3.3% energy average overhead for different multiplier's bit‐width). Moreover, the proposed DLSB multiplier outperforms the previous state‐of‐the‐art implementation by providing 10.2% energy and 7.8% area average gains. Finally, they demonstrate how the DLSB multipliers can be effectively used as a building block for the implementation of larger multiplications, delivering area and energy savings.
- Is Part Of:
- IET circuits, devices & systems. Volume 13:Issue 6(2019)
- Journal:
- IET circuits, devices & systems
- Issue:
- Volume 13:Issue 6(2019)
- Issue Display:
- Volume 13, Issue 6 (2019)
- Year:
- 2019
- Volume:
- 13
- Issue:
- 6
- Issue Sort Value:
- 2019-0013-0006-0000
- Page Start:
- 816
- Page End:
- 821
- Publication Date:
- 2019-09-06
- Subjects:
- floating point arithmetic -- digital signal processing chips -- VLSI -- multiplying circuits
energy-efficient scheme -- double-LSB arithmetic -- symmetric representation range -- number negation -- bitwise inversion -- rounding process -- point architectures -- hardware overhead -- DLSB multiplier -- energy savings -- energy-efficient VLSI implementation -- multipliers -- double LSB operands -- multiplication -- arithmetic operation -- real-life applications -- digital signal processing -- image processing -- computer vision -- number representation formats -- area average gains -- energy average overhead -- modified booth multiplier -- size 45.0 nm
Electronic circuits -- Periodicals
Electronic systems -- Periodicals
621.381505 - Journal URLs:
- https://ietresearch.onlinelibrary.wiley.com/journal/17518598 ↗
http://ieeexplore.ieee.org/servlet/opac?punumber=4123966 ↗
http://www.theiet.org/ ↗
http://digital-library.theiet.org/content/journals/iet-cds ↗
http://www.ietdl.org/IET-CDS ↗ - DOI:
- 10.1049/iet-cds.2018.5039 ↗
- Languages:
- English
- ISSNs:
- 1751-858X
- Deposit Type:
- Legaldeposit
- View Content:
- Available online (eLD content is only available in our Reading Rooms) ↗
- Physical Locations:
- British Library DSC - 4363.252190
British Library DSC - BLDSS-3PM
British Library HMNTS - ELD Digital store - Ingest File:
- 16489.xml