Hybrid buffers based coarse-grained power gated network on chip router microarchitecture. Issue 2 (1st February 2020)
- Record Type:
- Journal Article
- Title:
- Hybrid buffers based coarse-grained power gated network on chip router microarchitecture. Issue 2 (1st February 2020)
- Main Title:
- Hybrid buffers based coarse-grained power gated network on chip router microarchitecture
- Authors:
- Gupta, Yogendra
Bhargava, Lava
Sharma, Ashish
Gaur, M.S. - Abstract:
- ABSTRACT: With the failure of Dennard's Scaling, we cannot power on all the transistors of an circuit simultaneously for a given thermal design power. In this paper, we propose coarse-grained power gated hybrid buffer based Network on Chip router microarchitecture which a large amount of Network on Chip router power and area is consumed by the FIFO buffers. State of the art NoC router buffers is composed of SRAM, which is neither power efficient nor area efficient. We have proposed hybrid buffers based coarse-grained power gated Network on Chip router microarchitecture. As STT-MRAM (Spin Transfer Torque Magneto-resistive Random Access Memory) provides an improved solution having near zero leakage power and higher package density. Our proposed router microarchitecture improves 12.3% average packet latency as compared to state of the art power gated SRAM based router and 4.90% as compared to the fine-grained power gated hybrid buffer based router respectively for PARSEC benchmarks. We have achieved 65% and 21.34% total network energy saving for PARSEC benchmarks as compared with one without power gating and state of the art power gated SRAM based router respectively. Our hybrid router is 35.10% area efficient as compare to pure SRAM based power gated router at 32 nm technology node.
- Is Part Of:
- International journal of electronics. Volume 107:Issue 2(2020)
- Journal:
- International journal of electronics
- Issue:
- Volume 107:Issue 2(2020)
- Issue Display:
- Volume 107, Issue 2 (2020)
- Year:
- 2020
- Volume:
- 107
- Issue:
- 2
- Issue Sort Value:
- 2020-0107-0002-0000
- Page Start:
- 272
- Page End:
- 287
- Publication Date:
- 2020-02-01
- Subjects:
- Multi-core -- network on chip router -- STT-MRAM -- low power -- hybrid buffer
Electronics -- Periodicals
Electronic control -- Periodicals
621.381 - Journal URLs:
- http://www.tandfonline.com/toc/tetn20/current ↗
http://www.tandfonline.com/ ↗ - DOI:
- 10.1080/00207217.2019.1644674 ↗
- Languages:
- English
- ISSNs:
- 0020-7217
- Deposit Type:
- Legaldeposit
- View Content:
- Available online (eLD content is only available in our Reading Rooms) ↗
- Physical Locations:
- British Library DSC - 4542.232000
British Library DSC - BLDSS-3PM
British Library STI - ELD Digital store - Ingest File:
- 12669.xml